[rescue] Re: SPARC memory query
Gavin Hubbard
ghub005 at xtra.co.nz
Thu Nov 28 16:27:06 CST 2002
<<
On Thursday, November 28, 2002, at 02:57 PM, Jochen Kunz wrote:
>> I would have thought synchronous memory would have far greater
>> burst transfer rates..
> Burst transfer rates yes, but still high latency. The question is how
> high the sustrained data transfer rate for linear and random access is.
> Even with modern SDRAMs you can get over 120 ns latency time (with
> cache
> and chip set overhead) in case of cache and page miss. The DRAM cell
> technic didn't get that much faster in the last years. Only the
> interface type and speed has changed.
>
> That is the reason why the latest 3 GHz P4 can't keep up with a "real"
> Sun, HP 9k, RS/6k, ... in data / IO intensive load. The CPU is waiting
> for data most of the time. "Real Machines" have the memory and IO
> bandwith to keep the CPU bussy.
The "balance" of a design is very, very important...this is something
that the PeeCee industry can't quite seem to figure out.
-Dave
>>
Come on Dave, be fair. I'm sure that PC designers would love to throw off the constraints of the historical architecture - but that historical continuity is what makes a PC a PC.
But I agree, the "balance" of the design _is_ very important.
Regards,
Gavin
P.S. Well done on the big-iron - I thought an out-of-auction offer might swing it ;-)
More information about the rescue
mailing list